Potrzebujesz więcej?
Ilość | Cena (bez VAT) |
---|---|
100+ | 1,240 zł |
500+ | 1,040 zł |
1000+ | 0,780 zł |
5000+ | 0,660 zł |
10000+ | 0,560 zł |
Informacje o produkcie
Specyfikacja
The SN74LV165APWR is a 8-bit parallel-load Shift Register designed for 2 to 5.5V VCC operation. When it is clocked, data is shifted toward the serial output QH. parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the shift/load (SH/LD) input. It features a clock-inhibit function and a complemented serial output, QH. clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD\ is held high and clock inhibit (CLK INH) is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. parallel loading is inhibited when SH/LD\ is held high. The parallel inputs to the register are enabled while SH/LD\ is held low, independently of the levels of CLK, CLK INH or SER.
- Support mixed-mode voltage operation on all ports
- Ioff Supports partial-power-down mode operation
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
Specyfikacje techniczne
74LV165
1 element
TSSOP
16Pins
5.5V
74LV
-40°C
-
No SVHC (27-Jun-2018)
Równoległy na szeregowy
8bit
TSSOP
2V
Różnicowe
74165
85°C
-
Dokumentacja techniczna (1)
Ustawodawstwo i kwestie dotyczące ochrony środowiska
Kraj, w którym odbył się ostatni istotny etap procesu produkcjiKraj pochodzenia:China
Kraj, w którym odbył się ostatni istotny etap procesu produkcji
RoHS
RoHS
Świadectwo zgodności produktu